图片仅供参考

详细数据请看参考数据手册

Datasheet下载
  • 型号: SN74LVTH573PWR
  • 制造商: Texas Instruments
  • 库位|库存: xxxx|xxxx
  • 要求:
数量阶梯 香港交货 国内含税
+xxxx $xxxx ¥xxxx

查看当月历史价格

查看今年历史价格

SN74LVTH573PWR产品简介:

ICGOO电子元器件商城为您提供SN74LVTH573PWR由Texas Instruments设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 SN74LVTH573PWR价格参考¥2.20-¥5.46。Texas InstrumentsSN74LVTH573PWR封装/规格:逻辑 - 锁销, D-Type Transparent Latch 1 Channel 8:8 IC Tri-State 20-TSSOP。您可以下载SN74LVTH573PWR参考资料、Datasheet数据手册功能说明书,资料中有SN74LVTH573PWR 详细功能的应用电路图电压和使用方法及教程。

产品参数 图文手册 常见问题
参数 数值
产品目录

集成电路 (IC)半导体

描述

IC OCT LATCH TRI-STATE 20-TSSOP闭锁 3 St ABT Octal DType

产品分类

逻辑 - 锁销

品牌

Texas Instruments

产品手册

点击此处下载产品Datasheet

产品图片

rohs

符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求

产品系列

逻辑集成电路,闭锁,Texas Instruments SN74LVTH573PWR74LVTH

数据手册

点击此处下载产品Datasheet

产品型号

SN74LVTH573PWR

产品目录页面

点击此处下载产品Datasheet

产品种类

闭锁

传播延迟时间

2.9 ns at 3.3 V

低电平输出电流

32 mA

供应商器件封装

20-TSSOP

其它名称

296-8734-1

包装

剪切带 (CT)

单位重量

77 mg

商标

Texas Instruments

安装类型

表面贴装

安装风格

SMD/SMT

封装

Reel

封装/外壳

20-TSSOP(0.173",4.40mm 宽)

封装/箱体

TSSOP-20

工作温度

-40°C ~ 85°C

工厂包装数量

2000

延迟时间-传播

2.9ns

最大工作温度

+ 85 C

最小工作温度

- 40 C

极性

Non-Inverting

标准包装

1

独立电路

1

电压-电源

2.7 V ~ 3.6 V

电流-输出高,低

32mA,64mA

电源电压-最大

3.6 V

电源电压-最小

2.7 V

电路

8:8

电路数量

8 Circuit

系列

SN74LVTH573

输入线路数量

1 Line

输出类型

三态

输出线路数量

3 Line

逻辑类型

D 型透明锁存器

逻辑系列

74LV

高电平输出电流

- 32 mA

推荐商品

型号:74FCT16373ATPVCG4

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:SN74ALVCH16373DL

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:74HC75DB,112

品牌:Nexperia USA Inc.

产品名称:集成电路(IC)

获取报价

型号:74AVC16373DGG,518

品牌:Nexperia USA Inc.

产品名称:集成电路(IC)

获取报价

型号:SN74HCT573DW

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:74HC573PW/AUJ

品牌:NXP USA Inc.

产品名称:集成电路(IC)

获取报价

型号:74LVT16373ADGG,512

品牌:Nexperia USA Inc.

产品名称:集成电路(IC)

获取报价

型号:SN74AHCT373DWR

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

样品试用

万种样品免费试用

去申请
SN74LVTH573PWR 相关产品

SN74HCT373PWTG4

品牌:Texas Instruments

价格:

74LVX373MTR

品牌:STMicroelectronics

价格:

MC74HCT573ADWR2G

品牌:ON Semiconductor

价格:

SN74LS375DR

品牌:Texas Instruments

价格:

MC74ACT259DR2G

品牌:ON Semiconductor

价格:¥7.82-¥8.43

SN74AC533PWRE4

品牌:Texas Instruments

价格:

SN74HCT373DWR

品牌:Texas Instruments

价格:¥1.69-¥4.35

SN74ABT843DWR

品牌:Texas Instruments

价格:¥7.67-¥7.67

PDF Datasheet 数据手册内容提取

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 (cid:2) (cid:2) Support Mixed-Mode Signal Operation Bus Hold on Data Inputs Eliminates the (5-V Input and Output Voltages With Need for External Pullup/Pulldown 3.3-V V ) Resistors CC (cid:2) (cid:2) Support Unregulated Battery Operation Latch-Up Performance Exceeds 500 mA Per Down to 2.7 V JESD 17 (cid:2) (cid:2) Typical V (Output Ground Bounce) ESD Protection Exceeds JESD 22 OLP <0.8 V at V = 3.3 V, T = 25°C − 2000-V Human-Body Model (A114-A) CC A (cid:2) − 200-V Machine Model (A115-A) I and Power-Up 3-State Support Hot off Insertion SN54LVTH573...J OR W PACKAGE SN74LVTH573...RGY PACKAGE SN54LVTH573...FK PACKAGE SN74LVTH573...DB, DW, NS, (TOP VIEW) (TOP VIEW) OR PW PACKAGE (TOP VIEW) OE VCC 2D 1D OEVCC1Q OE 1 20 VCC 1 20 3 2 1 20 19 1D 2 19 1Q 1D 2 19 1Q 3D 4 18 2Q 2D 3 18 2Q 2D 3 18 2Q 4D 5 17 3Q 3D 4 17 3Q 3D 4 17 3Q 5D 6 16 4Q 4D 5 16 4Q 4D 5 16 4Q 6D 7 15 5Q 5D 6 15 5Q 5D 6 15 5Q 7D 8 14 6Q 6D 7 14 6Q 6D 7 14 6Q 9 10 11 12 13 7D 8 13 7Q 7D 8 13 7Q D D EQ Q 8D 9 12 8Q 8D 9 12 8Q 8 GN L8 7 GND 10 11 LE 10 11 D E N L G description/ordering information ORDERING INFORMATION ORDERABLE TA PACKAGE† PART NUMBER TOP-SIDE MARKING QFN − RGY Tape and reel SN74LVTH573RGYR LXH573 Tube SN74LVTH573DW LVTH573 SSOOIICC − DDWW Tape and reel SN74LVTH573DWR LVTH573 SOP − NS Tape and reel SN74LVTH573NSR LVTH573 −4400°CC ttoo 8855°CC SSOP − DB Tape and reel SN74LVTH573DBR LXH573 Tube SN74LVTH573PW TTSSSSOOPP − PPWW LLXXHH557733 Tape and reel SN74LVTH573PWR VFBGA − GQN SN74LVTH573GQNR TTaappee aanndd rreeeell LLXXHH557733 VFBGA − ZQN (Pb-free) SN74LVTH573ZQNR CDIP − J Tube SNJ54LVTH573J SNJ54LVTH573J −55°C to 125°C CFP − W Tube SNJ54LVTH573W SNJ54LVTH573W LCCC − FK Tube SNJ54LVTH573FK SNJ54LVTH573FK †Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of TexasInstruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Copyright © 2003, Texas Instruments Incorporated Products conform to specifications per the terms of Texas Instruments On products compliant to MIL-PRF-38535, all parameters are tested standard warranty. Production processing does not necessarily include unless otherwise noted. On all other products, production testing of all parameters. processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 1

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 description/ordering information (continued) These octal latches are designed specifically for low-voltage (3.3-V) V operation, but with the capability to CC provide a TTL interface to a 5-V system environment. The eight latches of the ’LVTH573 devices are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE should be tied to V through a pullup CC resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. These devices are fully specified for hot-insertion applications using I and power-up 3-state. The I circuitry off off disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. SN74LVTH573...GQN OR ZQN PACKAGE (TOP VIEW) terminal assignments 1 2 3 4 1 2 3 4 A A 1D OE VCC 1Q B B 3D 3Q 2D 2Q C C 5D 4D 5Q 4Q D D 7D 7Q 6D 6Q E GND 8D LE 8Q E FUNCTION TABLE (each latch) INPUTS OOUUTTPPUUTT OE LE D Q L H H H L H L L L L X Q0 H X X Z 2 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 logic diagram (positive logic) 1 OE 11 LE C1 19 2 1Q 1D 1D To Seven Other Channels Pin numbers shown are for the DB, DW, FK, J, NS, PW, RGY, and W packages. absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† Supply voltage range, V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 4.6 V CC Input voltage range, V (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V I Voltage range applied to any output in the high-impedance or power-off state, V (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V O Voltage range applied to any output in the high state, V (see Note 1) . . . . . . . . . . . . . −0.5 V to V + 0.5 V O CC Current into any output in the low state, I : SN54LVTH573 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 mA O SN74LVTH573 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 mA Current into any output in the high state, IO (see Note 2): SN54LVTH573 . . . . . . . . . . . . . . . . . . . . . . . 48 mA SN74LVTH573 . . . . . . . . . . . . . . . . . . . . . . . 64 mA Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −50 mA Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −50 mA Package thermal impedance, θJA (see Note 3): DB package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70°C/W (see Note 3): DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58°C/W (see Note 3): GQN/ZQN package . . . . . . . . . . . . . . . . . . . . . . . . . . . 78°C/W (see Note 3): NS package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60°C/W (see Note 3): PW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83°C/W (see Note 4): RGY package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37°C/W Storage temperature range, T . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C stg †Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. This current flows only when the output is in the high state and VO > VCC. 3. The package thermal impedance is calculated in accordance with JESD 51-7. 4. The package thermal impedance is calculated in accordance with JESD 51-5. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 3

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 recommended operating conditions (see Note 5) SN54LVTH573 SN74LVTH573 UUNNIITT MIN MAX MIN MAX VCC Supply voltage 2.7 3.6 2.7 3.6 V VIH High-level input voltage 2 2 V VIL Low-level input voltage 0.8 0.8 V VI Input voltage 5.5 5.5 V IOH High-level output current −24 −32 mA IOL Low-level output current 48 64 mA Δt/Δv Input transition rise or fall rate Outputs enabled 10 10 ns/V Δt/ΔVCC Power-up ramp rate 200 200 μs/V TA Operating free-air temperature −55 125 −40 85 °C NOTE 5: All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. 4 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) SN54LVTH573 SN74LVTH573 PPAARRAAMMEETTEERR TTEESSTT CCOONNDDIITTIIOONNSS UUNNIITT MIN TYP† MAX MIN TYP† MAX VIK VCC = 2.7 V, II = −18 mA −1.2 −1.2 V VCC = 2.7 V to 3.6 V, IOH = −100 μA VCC−0.2 VCC−0.2 VCC = 2.7 V, IOH = −8 mA 2.4 2.4 VVOH IOH = −24 mA 2 VV VVCC = 33 VV IOH = −32 mA 2 IOL = 100 μA 0.2 0.2 VVCC = 22.77 VV IOL = 24 mA 0.5 0.5 IOL = 16 mA 0.4 0.4 VVOL IOL = 32 mA 0.5 0.5 VV VVCC = 33 VV IOL = 48 mA 0.55 IOL = 64 mA 0.55 VCC = 0 or 3.6 V, VI = 5.5 V 10 10 CCoonnttrrooll iinnppuuttss VCC = 3.6 V, VI = VCC or GND ±1 ±1 III VI = VCC 1 1 μAA DDaattaa iinnppuuttss VVCC = 33.66 VV VI = 0 −5 −5 Ioff VCC = 0, VI or VO = 0 to 4.5 V ±100 μA VI = 0.8 V 75 75 IIII((hhoolldd)) DDaattaa iinnppuuttss VVCC = 33 VV VI = 2 V −75 −75 μμAA VCC = 3.6 V‡, VI = 0 to 3.6 V ±500 IOZH VCC = 3.6 V, VO = 3 V 5 5 μA IOZL VCC = 3.6 V, VO = 0.5 V −5 −5 μA IOZPU VOCEC = = d 0o nto’t 1c.a5r eV, VO = 0.5 V to 3 V, ±100* ±100 μA IOZPD VOCEC = = d 1o.n5’ tV c atore 0, VO = 0.5 V to 3 V, ±100* ±100 μA Outputs high 0.19 0.19 VVCCCC == 33..66 VV,, IICCCC IIOO = 00,, Outputs low 5 5 mmAA VI = VCC or GND Outputs disabled 0.19 0.19 ΔICC§ VOCthCe =r i3n pVu ttso a3t. 6V CVC, O onr eG iNnpDut at VCC − 0.6 V, 0.2 0.2 mA Ci VI = 3 V or 0 3 3 pF Co VO = 3 V or 0 7 7 pF *On products compliant to MIL-PRF-38535, this parameter is not production tested. †All typical values are at VCC = 3.3 V, TA = 25°C. ‡This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. §This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 5

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) SN54LVTH573 SN74LVTH573 VC±C 0=. 33 .V3 V VCC = 2.7 V VC±C 0=. 33 .V3 V VCC = 2.7 V UNIT MIN MAX MIN MAX MIN MAX MIN MAX tw Pulse duration, LE high 3 3 3 3 ns tsu Setup time, data before LE↓ 0.7 0.6 0.7 0.6 ns th Hold time, data after LE↓ 1.5 1.7 1.5 1.7 ns switching characteristics over recommended free-air temperature, C = 50 pF (unless otherwise L noted) (see Figure 1) SN54LVTH573 SN74LVTH573 PARAMETER ((IIFNNRPPOUUMTT)) ((OOUUTTTOPPUUTT)) VC±C 0=. 33 .V3 V VCC = 2.7 V VC±C 0=. 33 .V3 V VCC = 2.7 V UNIT MIN MAX MIN MAX MIN TYP† MAX MIN MAX tPLH 1.4 4.1 4.7 1.5 2.6 3.9 4.5 DD QQ nnss tPHL 1.4 4.5 4.8 1.5 2.9 3.9 4.5 tPLH 1 4.4 5.4 1.9 2.9 4.2 4.9 LLEE QQ nnss tPHL 1.4 4.4 5.1 1.9 2.9 4.2 4.9 tPZH 1.4 5.2 6.2 1.5 3.2 5.1 5.9 OOEE QQ nnss tPZL 1.4 5.2 6.2 1.5 3.9 5.1 5.9 tPHZ 1.2 5.4 5.7 2 3.5 4.9 5.5 OOEE QQ nnss tPLZ 1 5.2 5.2 2 3.2 4.6 4.9 †All typical values are at VCC = 3.3 V, TA = 25°C. 6 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

SN54LVTH573, SN74LVTH573 3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCBS687H − MAY 1997 − REVISED SEPTEMBER 2003 PARAMETER MEASUREMENT INFORMATION 6 V 500 Ω S1 Open TEST S1 From Output Under Test GND tPLH/tPHL Open (seCeL N= o5t0e pAF) 500 Ω ttPPHLZZ//ttPPZZLH G6N VD 2.7 V LOAD CIRCUIT Timing Input 1.5 V 0 V tw tsu th 2.7 V 2.7 V Input 1.5 V 1.5 V Data Input 1.5 V 1.5 V 0 V 0 V VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PULSE DURATION SETUP AND HOLD TIMES 2.7 V 2.7 V Output Input 1.5 V 1.5 V 1.5 V 1.5 V Control 0 V 0 V tPLH tPHL tPZL tPLZ VOH Output 3 V Output 1.5 V 1.5 V VOL (WseaevS eN1f ooatrte m6 B V1) 1.5 V VOL + 0.3 V VOL tPHL tPLH tPZH tPHZ Output Output 1.5 V 1.5 V VOH WSa1v eafto GrmN D2 1.5 V VOH − 0.3 V VOH VOL (see Note B) ≈0 V VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES ENABLE AND DISABLE TIMES INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING NOTES: A. CL includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, ZO = 50 Ω, tr ≤ 2.5 ns, tf≤ 2.5 ns. D. The outputs are measured one at a time with one transition per measurement. E. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 7

PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 PACKAGING INFORMATION Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) 5962-9583101Q2A ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 5962- 9583101Q2A SNJ54LVTH 573FK 5962-9583101QRA ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9583101QR A SNJ54LVTH573J 5962-9583101QSA ACTIVE CFP W 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9583101QS A SNJ54LVTH573W SN74LVTH573DBR ACTIVE SSOP DB 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LXH573 & no Sb/Br) SN74LVTH573DW ACTIVE SOIC DW 20 25 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LVTH573 & no Sb/Br) SN74LVTH573DWR ACTIVE SOIC DW 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LVTH573 & no Sb/Br) SN74LVTH573DWRE4 ACTIVE SOIC DW 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LVTH573 & no Sb/Br) SN74LVTH573NSR ACTIVE SO NS 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LVTH573 & no Sb/Br) SN74LVTH573PW ACTIVE TSSOP PW 20 70 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LXH573 & no Sb/Br) SN74LVTH573PWR ACTIVE TSSOP PW 20 2000 Green (RoHS NIPDAU Level-1-260C-UNLIM -40 to 85 LXH573 & no Sb/Br) SN74LVTH573RGYR ACTIVE VQFN RGY 20 3000 Green (RoHS NIPDAU Level-2-260C-1 YEAR -40 to 85 LXH573 & no Sb/Br) SNJ54LVTH573FK ACTIVE LCCC FK 20 1 TBD POST-PLATE N / A for Pkg Type -55 to 125 5962- 9583101Q2A SNJ54LVTH 573FK SNJ54LVTH573J ACTIVE CDIP J 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9583101QR A SNJ54LVTH573J SNJ54LVTH573W ACTIVE CFP W 20 1 TBD Call TI N / A for Pkg Type -55 to 125 5962-9583101QS A Addendum-Page 1

PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples (1) Drawing Qty (2) (6) (3) (4/5) SNJ54LVTH573W (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF SN54LVTH573, SN74LVTH573 : •Catalog: SN74LVTH573 Addendum-Page 2

PACKAGE OPTION ADDENDUM www.ti.com 6-Feb-2020 •Enhanced Product: SN74LVTH573-EP, SN74LVTH573-EP •Military: SN54LVTH573 NOTE: Qualified Version Definitions: •Catalog - TI's standard catalog product •Enhanced Product - Supports Defense, Aerospace and Medical Applications •Military - QML certified for Military and Defense Applications Addendum-Page 3

PACKAGE MATERIALS INFORMATION www.ti.com 2-Oct-2019 TAPE AND REEL INFORMATION *Alldimensionsarenominal Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1 Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant (mm) W1(mm) SN74LVTH573DBR SSOP DB 20 2000 330.0 16.4 8.2 7.5 2.5 12.0 16.0 Q1 SN74LVTH573DWR SOIC DW 20 2000 330.0 24.4 10.8 13.3 2.7 12.0 24.0 Q1 SN74LVTH573NSR SO NS 20 2000 330.0 24.4 8.4 13.0 2.5 12.0 24.0 Q1 SN74LVTH573PWR TSSOP PW 20 2000 330.0 16.4 6.95 7.0 1.4 8.0 16.0 Q1 SN74LVTH573RGYR VQFN RGY 20 3000 330.0 12.4 3.8 4.8 1.6 8.0 12.0 Q1 PackMaterials-Page1

PACKAGE MATERIALS INFORMATION www.ti.com 2-Oct-2019 *Alldimensionsarenominal Device PackageType PackageDrawing Pins SPQ Length(mm) Width(mm) Height(mm) SN74LVTH573DBR SSOP DB 20 2000 367.0 367.0 38.0 SN74LVTH573DWR SOIC DW 20 2000 367.0 367.0 45.0 SN74LVTH573NSR SO NS 20 2000 367.0 367.0 45.0 SN74LVTH573PWR TSSOP PW 20 2000 367.0 367.0 38.0 SN74LVTH573RGYR VQFN RGY 20 3000 367.0 367.0 35.0 PackMaterials-Page2

None

None

PACKAGE OUTLINE DB0020A SSOP - 2 mm max height SCALE 2.000 SMALL OUTLINE PACKAGE C 8.2 TYP 7.4 A 0.1 C PIN 1 INDEX AREA SEATING PLANE 18X 0.65 20 1 2X 7.5 5.85 6.9 NOTE 3 10 11 0.38 20X 0.22 5.6 B 0.1 C A B 5.0 NOTE 4 2 MAX (0.15) TYP 0.25 SEE DETAIL A GAGE PLANE 0 -8 0.95 0.05 MIN 0.55 DETA 15AIL A TYPICAL 4214851/B 08/2019 NOTES: 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. 5. Reference JEDEC registration MO-150. www.ti.com

EXAMPLE BOARD LAYOUT DB0020A SSOP - 2 mm max height SMALL OUTLINE PACKAGE 20X (1.85) SYMM (R0.05) TYP 1 20X (0.45) 20 SYMM 18X (0.65) 10 11 (7) LAND PATTERN EXAMPLE EXPOSED METAL SHOWN SCALE: 10X SOLDER MASK METAL METAL UNDER SOLDER MASK OPENING SOLDER MASK OPENING EXPOSED METAL EXPOSED METAL 0.07 MAX 0.07 MIN ALL AROUND ALL AROUND NON-SOLDER MASK SOLDER MASK DEFINED DEFINED (PREFERRED) SOLDE15.000 R MASK DETAILS 4214851/B 08/2019 NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. www.ti.com

EXAMPLE STENCIL DESIGN DB0020A SSOP - 2 mm max height SMALL OUTLINE PACKAGE 20X (1.85) SYMM (R0.05) TYP 1 20X (0.45) 20 SYMM 18X (0.65) 10 11 (7) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE: 10X 4214851/B 08/2019 NOTES: (continued) 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design. www.ti.com

None

None

None

None

GENERIC PACKAGE VIEW RGY 20 VQFN - 1 mm max height 3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4225264/A www.ti.com

PACKAGE OUTLINE RGY0020A VQFN - 1 mm max height SCALE 3.000 PLASTIC QUAD FLATPACK - NO LEAD A 3.65 B 3.35 PIN 1 INDEX AREA 4.65 4.35 1.0 0.8 C SEATING PLANE 0.05 0.00 0.08 C 2.05 0.1 2X 1.5 (0.2) TYP 10 11 EXPOSED THERMAL PAD 9 12 14X 0.5 2X SYMM 21 3.05 0.1 3.5 2 19 0.30 PIN 1 ID 1 20 20X 0.18 SYMM 0.1 C A B 0.5 0.05 20X 0.3 4225320/A 09/2019 NOTES: 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. www.ti.com

EXAMPLE BOARD LAYOUT RGY0020A VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD (2.05) SYMM 1 20 20X (0.6) 2 19 20X (0.24) (1.275) (4.3) SYMM 21 (3.05) 14X (0.5) (0.775) 9 12 (R0.05) TYP ( 0.2) TYP VIA 10 11 (0.75) TYP (3.3) LAND PATTERN EXAMPLE EXPOSED METAL SHOWN SCALE:18X 0.07 MAX 0.07 MIN ALL AROUND ALL AROUND SOLDER MASK METAL OPENING EXPOSED METAL SOLDER MASK EXPOSED METAL UNDER OPENING METAL SOLDER MASK NON SOLDER MASK SOLDER MASK DEFINED DEFINED (PREFERRED) SOLDER MASK DETAILS 4225320/A 09/2019 NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. www.ti.com

EXAMPLE STENCIL DESIGN RGY0020A VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD SYMM 4X (0.92) 1 20 (R0.05) TYP 20X (0.6) 2 19 20X (0.24) 4X (1.33) 21 SYMM (4.3) (0.77) 14X (0.5) (0.56) 9 12 METAL TYP 10 11 (0.75) TYP (3.3) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL EXPOSED PAD 21 78% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE SCALE:20X 4225320/A 09/2019 NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com

PACKAGE OUTLINE DW0020A SOIC - 2.65 mm max height SCALE 1.200 SOIC C 10.63 SEATING PLANE TYP 9.97 A PIN 1 ID 0.1 C AREA 18X 1.27 20 1 13.0 2X 12.6 11.43 NOTE 3 10 11 0.51 20X 7.6 0.31 2.65 MAX B 7.4 0.25 C A B NOTE 4 0.33 TYP 0.10 0.25 SEE DETAIL A GAGE PLANE 0.3 1.27 0 - 8 0.1 0.40 DETAIL A TYPICAL 4220724/A 05/2016 NOTES: 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. 5. Reference JEDEC registration MS-013. www.ti.com

EXAMPLE BOARD LAYOUT DW0020A SOIC - 2.65 mm max height SOIC 20X (2) SYMM 1 20 20X (0.6) 18X (1.27) SYMM (R0.05) TYP 10 11 (9.3) LAND PATTERN EXAMPLE SCALE:6X SOOPLEDNEINRG MASK METAL MSOELTDAEL RU NMDAESRK SOOPLEDNEINRG MASK 0.07 MAX 0.07 MIN ALL AROUND ALL AROUND NON SOLDER MASK SOLDER MASK DEFINED DEFINED SOLDER MASK DETAILS 4220724/A 05/2016 NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. www.ti.com

EXAMPLE STENCIL DESIGN DW0020A SOIC - 2.65 mm max height SOIC 20X (2) SYMM 1 20 20X (0.6) 18X (1.27) SYMM 10 11 (9.3) SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE:6X 4220724/A 05/2016 NOTES: (continued) 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design. www.ti.com

IMPORTANTNOTICEANDDISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated