图片仅供参考

详细数据请看参考数据手册

Datasheet下载
  • 型号: 74AHC32PW,118
  • 制造商: NXP Semiconductors
  • 库位|库存: xxxx|xxxx
  • 要求:
数量阶梯 香港交货 国内含税
+xxxx $xxxx ¥xxxx

查看当月历史价格

查看今年历史价格

74AHC32PW,118产品简介:

ICGOO电子元器件商城为您提供74AHC32PW,118由NXP Semiconductors设计生产,在icgoo商城现货销售,并且可以通过原厂、代理商等渠道进行代购。 74AHC32PW,118价格参考¥0.52-¥0.52。NXP Semiconductors74AHC32PW,118封装/规格:逻辑 - 栅极和逆变器, OR Gate IC 4 Channel 14-TSSOP。您可以下载74AHC32PW,118参考资料、Datasheet数据手册功能说明书,资料中有74AHC32PW,118 详细功能的应用电路图电压和使用方法及教程。

产品参数 图文手册 常见问题
参数 数值
产品目录

集成电路 (IC)半导体

描述

IC GATE OR 4CH 2-INP 14-TSSOP逻辑门 QUAD 2-INPUT OR GATE

产品分类

逻辑 - 栅极和逆变器

品牌

NXP Semiconductors

产品手册

点击此处下载产品Datasheet

产品图片

rohs

符合RoHS无铅 / 符合限制有害物质指令(RoHS)规范要求

产品系列

逻辑集成电路,逻辑门,NXP Semiconductors 74AHC32PW,11874AHC

数据手册

点击此处下载产品Datasheet

产品型号

74AHC32PW,118

PCN封装

点击此处下载产品Datasheet点击此处下载产品Datasheet

PCN组件/产地

点击此处下载产品Datasheet

不同V、最大CL时的最大传播延迟

7.5ns @ 5V,50pF

产品

OR

产品培训模块

http://www.digikey.cn/PTM/IndividualPTM.page?site=cn&lang=zhs&ptm=24983

产品目录页面

点击此处下载产品Datasheet

产品种类

逻辑门

传播延迟时间

3.5 ns

低电平输出电流

8 mA

供应商器件封装

14-TSSOP

其它名称

568-4456-6

包装

Digi-Reel®

商标

NXP Semiconductors

安装类型

表面贴装

安装风格

SMD/SMT

封装

Reel

封装/外壳

14-TSSOP(0.173",4.40mm 宽)

封装/箱体

SOT-402

工作温度

-40°C ~ 125°C

工厂包装数量

2500

最大工作温度

+ 125 C

最小工作温度

- 40 C

栅极数量

4 Gate

标准包装

1

特性

-

电压-电源

2 V ~ 5.5 V

电流-输出高,低

8mA,8mA

电流-静态(最大值)

2µA

电源电压-最大

5.5 V

电源电压-最小

2 V

电路数

4

输入/输出线数量

2 / 1

输入数

2

输入线路数量

2

输出线路数量

1

逻辑电平-低

0.5 V ~ 1.65 V

逻辑电平-高

1.5 V ~ 3.85 V

逻辑类型

或门

逻辑系列

AHC

零件号别名

74AHC32PW-T

高电平输出电流

- 8 mA

推荐商品

型号:SN74LVC00ADT

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:CD4069UBMT

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:74LVC38ADB,118

品牌:NXP USA Inc.

产品名称:集成电路(IC)

获取报价

型号:74AUP1GU04GW,125

品牌:Nexperia USA Inc.

产品名称:集成电路(IC)

获取报价

型号:DM74AS32N

品牌:ON Semiconductor

产品名称:集成电路(IC)

获取报价

型号:74AC11SC

品牌:ON Semiconductor

产品名称:集成电路(IC)

获取报价

型号:SN7406D

品牌:Texas Instruments

产品名称:集成电路(IC)

获取报价

型号:74LVC1GU04GX,125

品牌:Nexperia USA Inc.

产品名称:集成电路(IC)

获取报价

样品试用

万种样品免费试用

去申请
74AHC32PW,118 相关产品

74AHC02D,118

品牌:Nexperia USA Inc.

价格:¥1.38-¥4.47

74HCT1G04GW,125

品牌:Nexperia USA Inc.

价格:

XC7WH14DP,125

品牌:Nexperia USA Inc.

价格:

NC7SZ386L6X

品牌:ON Semiconductor

价格:¥0.18-¥0.18

NLVVHC1G132DTT1G

品牌:ON Semiconductor

价格:¥1.67-¥4.74

MC74HC132ADR2G

品牌:ON Semiconductor

价格:¥1.32-¥1.32

NC7WZU04P6

品牌:ON Semiconductor

价格:

74AHC02PW-Q100J

品牌:Nexperia USA Inc.

价格:

PDF Datasheet 数据手册内容提取

74AHC32; 74AHCT32 Quad 2-input OR gate Rev. 04 — 22 May 2008 Product data sheet 1. General description The 74AHC32; 74AHCT32 is a high-speed Si-gate CMOS device and is pin compatible withLow-powerSchottkyTTL(LSTTL).ItisspecifiedincompliancewithJEDECstandard No.7-A. The 74AHC32; 74AHCT32 provides the 2-input OR function. 2. Features n Balanced propagation delays n All inputs have Schmitt-trigger actions n Inputs accept voltages higher than V CC n Input levels: u For 74AHC32: CMOS level u For 74AHCT32: TTL level n ESD protection: u HBM EIA/JESD22-A114E exceeds 2000V u MM EIA/JESD22-A115-A exceeds 200V u CDM EIA/JESD22-C101C exceeds 1000V n Multiple package options n Specified from-40 (cid:176)C to +85 (cid:176)C and from -40 (cid:176)C to +125 (cid:176)C 3. Ordering information Table 1. Ordering information Type number Package Temperature range Name Description Version 74AHC32 74AHC32D -40 (cid:176)C to +125 (cid:176)C SO14 plastic small outline package; 14leads; SOT108-1 bodywidth3.9mm 74AHC32PW -40 (cid:176)C to +125 (cid:176)C TSSOP14 plastic thin shrink small outline package; 14leads; SOT402-1 bodywidth4.4mm 74AHC32BQ -40 (cid:176)C to +125 (cid:176)C DHVQFN14 plasticdualin-linecompatiblethermalenhancedvery SOT762-1 thin quad flat package; noleads; 14terminals; body2.5· 3· 0.85mm

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate Table 1. Ordering information …continued Type number Package Temperature range Name Description Version 74AHCT32 74AHCT32D -40 (cid:176)C to +125 (cid:176)C SO14 plastic small outline package; 14leads; SOT108-1 bodywidth3.9mm 74AHCT32PW -40 (cid:176)C to +125 (cid:176)C TSSOP14 plastic thin shrink small outline package; 14leads; SOT402-1 bodywidth4.4mm 74AHCT32BQ -40 (cid:176)C to +125 (cid:176)C DHVQFN14 plasticdualin-linecompatiblethermalenhancedvery SOT762-1 thin quad flat package; noleads; 14terminals; body2.5· 3· 0.85mm 4. Functional diagram 1 ‡1 3 2 4 1 1A ‡1 6 1Y 3 5 2 1B 4 2A 2Y 6 9 5 2B ‡1 8 9 3A 10 3Y 8 10 3B 12 4A 4Y 11 12 ‡1 11 13 4B 13 mna242 mna243 Fig 1. Logic symbol Fig 2. IEC logic symbol A Y B mna241 Fig 3. Logic diagram (one gate) 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 2 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate 5. Pinning information 5.1 Pinning C terminal 1 A C 1A 1 14 VCC index area 1 V 1 14 1B 2 13 4B 1B 2 13 4B 1Y 3 12 4A 1Y 3 12 4A 2A 4 32 11 4Y 2A 4 32 11 4Y 2B 5 GND(1) 10 3B 2B 5 10 3B 2Y 6 9 3A 2Y 6 9 3A 7 8 D Y GND 7 8 3Y GN 3 001aad102 001aad101 Transparent top view (1) The die substrate is attached to this pad using conductivedieattachmaterial.Itcannotbeusedas a supply pin or input. Fig 4. Pin configuration SO14 and TSSOP14 Fig 5. Pin configuration DHVQFN14 5.2 Pin description Table 2. Pin description Symbol Pin Description 1A 1 data input 1B 2 data input 1Y 3 data output 2A 4 data input 2B 5 data input 2Y 6 data output GND 7 ground (0V) 3Y 8 data output 3A 9 data input 3B 10 data input 4Y 11 data output 4A 12 data input 4B 13 data input V 14 supply voltage CC 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 3 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate 6. Functional description Table 3. Function table[1] Input Output nA nB nY L L L X H H H X H [1] H=HIGH voltage level; L=LOW voltage level; X=don’t care. 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0V). Symbol Parameter Conditions Min Max Unit V supply voltage -0.5 +7.0 V CC V input voltage -0.5 +7.0 V I I input clamping current V <-0.5V [1] -20 - mA IK I I output clamping current V <-0.5V or V > V + 0.5V [1] -20 +20 mA OK O O CC I output current V =-0.5V to (V + 0.5V) -25 +25 mA O O CC I supply current - +75 mA CC I ground current -75 - mA GND T storage temperature -65 +150 (cid:176)C stg P total power dissipation T =- 40(cid:176)Cto+125 (cid:176)C [2] - 500 mW tot amb [1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed. [2] For SO14 packages: above 70(cid:176)C the value of P derates linearly at 8mW/K. tot For TSSOP14 packages: above 60(cid:176)C the value of P derates linearly at 5.5mW/K. tot For DHVQFN14 packages: above 60(cid:176)C the value of P derates linearly at 4.5mW/K. tot 8. Recommended operating conditions Table 5. Operating conditions Symbol Parameter Conditions Min Typ Max Unit 74AHC32 V supply voltage 2.0 5.0 5.5 V CC V input voltage 0 - 5.5 V I V output voltage 0 - V V O CC T ambient temperature -40 +25 +125 (cid:176)C amb Dt/DV input transition rise and fall rate V =3.0Vto3.6V - - 100 ns/V CC V =4.5Vto5.5V - - 20 ns/V CC 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 4 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate Table 5. Operating conditions …continued Symbol Parameter Conditions Min Typ Max Unit 74AHCT32 V supply voltage 4.5 5.0 5.5 V CC V input voltage 0 - 5.5 V I V output voltage 0 - V V O CC T ambient temperature -40 +25 +125 (cid:176)C amb Dt/DV input transition rise and fall rate V =4.5Vto5.5V - - 20 ns/V CC 9. Static characteristics Table 6. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0V). Symbol Parameter Conditions 25(cid:176)C -40 (cid:176)Cto+85(cid:176)C -40 (cid:176)Cto+125 (cid:176)C Unit Min Typ Max Min Max Min Max 74AHC32 V HIGH-level V =2.0V 1.5 - - 1.5 - 1.5 - V IH CC input voltage V =3.0V 2.1 - - 2.1 - 2.1 - V CC V =5.5V 3.85 - - 3.85 - 3.85 - V CC V LOW-level V =2.0V - - 0.5 - 0.5 - 0.5 V IL CC input voltage V =3.0V - - 0.9 - 0.9 - 0.9 V CC V =5.5V - - 1.65 - 1.65 - 1.65 V CC V HIGH-level V =V orV OH I IH IL output voltage I =-50 m A; V =2.0V 1.9 2.0 - 1.9 - 1.9 - V O CC I =-50 m A; V =3.0V 2.9 3.0 - 2.9 - 2.9 - V O CC I =-50 m A; V =4.5V 4.4 4.5 - 4.4 - 4.4 - V O CC I =-4.0mA; V =3.0V 2.58 - - 2.48 - 2.40 - V O CC I =-8.0mA; V =4.5V 3.94 - - 3.80 - 3.70 - V O CC V LOW-level V =V orV OL I IH IL output voltage I =50m A; V =2.0V - 0 0.1 - 0.1 - 0.1 V O CC I =50m A; V =3.0V - 0 0.1 - 0.1 - 0.1 V O CC I =50m A; V =4.5V - 0 0.1 - 0.1 - 0.1 V O CC I =4.0mA; V =3.0V - - 0.36 - 0.44 - 0.55 V O CC I =8.0mA; V =4.5V - - 0.36 - 0.44 - 0.55 V O CC I input leakage V =5.5VorGND; - - 0.1 - 1.0 - 2.0 mA I I current V =0Vto5.5V CC I supply current V =V orGND; I =0A; - - 2.0 - 20 - 40 mA CC I CC O V =5.5V CC C input V =V orGND - 3 10 - 10 - 10 pF I I CC capacitance C output - 4 - - - - - pF O capacitance 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 5 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate Table 6. Static characteristics …continued At recommended operating conditions; voltages are referenced to GND (ground = 0V). Symbol Parameter Conditions 25(cid:176)C -40 (cid:176)Cto+85(cid:176)C -40 (cid:176)Cto+125 (cid:176)C Unit Min Typ Max Min Max Min Max 74AHCT32 V HIGH-level V = 4.5Vto5.5V 2.0 - - 2.0 - 2.0 - V IH CC input voltage V LOW-level V = 4.5Vto5.5V - - 0.8 - 0.8 - 0.8 V IL CC input voltage V HIGH-level V =V orV ; V =4.5V OH I IH IL CC output voltage I =-50 m A 4.4 4.5 - 4.4 - 4.4 - V O I =-8.0mA 3.94 - - 3.80 - 3.70 - V O V LOW-level V =V orV ; V =4.5V OL I IH IL CC output voltage I =50m A - 0 0.1 - 0.1 - 0.1 V O I =8.0mA - - 0.36 - 0.44 - 0.55 V O I input leakage V =5.5VorGND; - - 0.1 - 1.0 - 2.0 mA I I current V =0Vto5.5V CC I supply current V =V orGND; I =0A; - - 2.0 - 20 - 40 mA CC I CC O V =5.5V CC DI additional per input pin; - - 1.35 - 1.5 - 1.5 mA CC supply current V =V - 2.1V; other pins I CC at V orGND; I =0A; CC O V =4.5Vto5.5V CC C input V =V orGND - 3 10 - 10 - 10 pF I I CC capacitance C output - 4 - - - - - pF O capacitance 10. Dynamic characteristics Table 7. Dynamic characteristics Voltages are referenced to GND (ground = 0V); for test circuit seeFigure7. Symbol Parameter Conditions 25(cid:176)C -40 (cid:176)C to+85 (cid:176)C -40 (cid:176)C to+125 (cid:176)C Unit Min Typ[1] Max Min Max Min Max 74AHC32 t propagation nA, nB to nY; seeFigure6 [2] pd delay V =3.0Vto3.6V CC C =15pF - 3.9 7.9 1.0 9.5 1.0 10.0 ns L C =50pF - 5.6 11.4 1.0 13 1.0 14.5 ns L V =4.5Vto5.5V CC C =15pF - 2.8 5.5 1.0 6.5 1.0 7.0 ns L C =50pF - 4.1 7.5 1.0 8.5 1.0 9.5 ns L C power f =1MHz; V =GNDtoV [3] - 10 - - - - - pF PD i I CC dissipation capacitance 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 6 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate Table 7. Dynamic characteristics …continued Voltages are referenced to GND (ground = 0V); for test circuit seeFigure7. Symbol Parameter Conditions 25(cid:176)C -40 (cid:176)C to+85 (cid:176)C -40 (cid:176)C to+125 (cid:176)C Unit Min Typ[1] Max Min Max Min Max 74AHCT32; V =4.5Vto5.5V CC t propagation nA, nB to nY; seeFigure6 [2] pd delay C =15pF - 3.1 6.9 1.0 8.0 1.0 9.0 ns L C =50pF - 4.3 7.9 1.0 9.0 1.0 10.0 ns L C power f =1MHz; V =GNDtoV [3] - 12 - - - - - pF PD i I CC dissipation capacitance [1] Typical values are measured at nominal supply voltage (V =3.3V and V =5.0V). CC CC [2] t is the same as t and t . pd PLH PHL [3] C is used to determine the dynamic power dissipation (P inmW). PD D P =C · V 2· f · N+S(C · V 2· f )where: D PD CC i L CC o f =input frequency in MHz; i f =output frequency in MHz; o C =output load capacitance inpF; L V =supply voltage in V; CC N=number of inputs switching; S (C · V 2· f )=sum of the outputs. L CC o 11. Waveforms VI nA, nB input VM GND tPHL tPLH VOH nY output VM VOL mna224 Measurement points are given inTable8. V and V are typical voltage output levels that occur with the output load. OL OH Fig 6. Input to output propagation delays Table 8. Measurement points Type Input Output V V M M 74AHC32 0.5· V 0.5· V CC CC 74AHCT32 1.5V 0.5· V CC 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 7 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate VI tW 90 % negative pulse VM VM 10 % GND tf tr tr tf VI 90 % positive pulse VM VM 10 % GND tW VCC VI VO G DUT RT CL 001aah768 Test data is given inTable9. Definitions test circuit: R = termination resistance should be equal to output impedance Z of the pulse generator. T o C = load capacitance including jig and probe capacitance. L Fig 7. Load circuitry for measuring switching times Table 9. Test data Type Input Load Test V t, t C I r f L 74AHC32 V £ 3.0ns 15pF, 50pF t , t CC PLH PHL 74AHCT32 3.0V £ 3.0ns 15pF, 50pF t , t PLH PHL 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 8 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate 12. Package outline SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT108-1 D E A X c y HE v M A Z 14 8 Q A2 A1 (A 3 ) A pin 1 index q Lp 1 7 L e w M detail X bp 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mAax. A1 A2 A3 bp c D(1) E(1) e HE L Lp Q v w y Z(1) q 0.25 1.45 0.49 0.25 8.75 4.0 6.2 1.0 0.7 0.7 mm 1.75 0.25 1.27 1.05 0.25 0.25 0.1 0.10 1.25 0.36 0.19 8.55 3.8 5.8 0.4 0.6 0.3 8o 0.010 0.057 0.019 0.0100 0.35 0.16 0.244 0.039 0.028 0.028 0o inches 0.069 0.01 0.05 0.041 0.01 0.01 0.004 0.004 0.049 0.014 0.0075 0.34 0.15 0.228 0.016 0.024 0.012 Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. OUTLINE REFERENCES EUROPEAN ISSUE DATE VERSION IEC JEDEC JEITA PROJECTION 99-12-27 SOT108-1 076E06 MS-012 03-02-19 Fig 8. Package outline SOT108-1 (SO14) 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 9 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT402-1 D E A X c y HE v M A Z 14 8 Q A2 (A 3 ) A pin 1 index A1 q Lp L 1 7 detail X w M e bp 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT mAax. A1 A2 A3 bp c D(1) E(2) e HE L Lp Q v w y Z(1) q mm 1.1 00..1055 00..9850 0.25 00..3109 00..21 54..19 44..53 0.65 66..62 1 00..7550 00..43 0.2 0.13 0.1 00..7328 80oo Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE REFERENCES EUROPEAN ISSUE DATE VERSION IEC JEDEC JEITA PROJECTION 99-12-27 SOT402-1 MO-153 03-02-18 Fig 9. Package outline SOT402-1 (TSSOP14) 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 10 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1 D B A A A1 E c terminal 1 detail X index area terminal 1 e1 C index area e b v M C A B y1 C y w M C 2 6 L 1 7 Eh e 14 8 13 9 Dh X 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) A(1) UNIT max. A1 b c D(1) Dh E(1) Eh e e1 L v w y y1 0.05 0.30 3.1 1.65 2.6 1.15 0.5 mm 1 0.2 0.5 2 0.1 0.05 0.05 0.1 0.00 0.18 2.9 1.35 2.4 0.85 0.3 Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. OUTLINE REFERENCES EUROPEAN ISSUE DATE VERSION IEC JEDEC JEITA PROJECTION 02-10-17 SOT762-1 - - - MO-241 - - - 03-01-27 Fig 10. Package outline SOT762-1 (DHVQFN14) 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 11 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate 13. Abbreviations Table 10. Abbreviations Acronym Description CDM Charged Device Model CMOS Complementary Metal-Oxide Semiconductor DUT Device Under Test ESD ElectroStatic Discharge HBM Human Body Model LSTTL Low-power Schottky Transistor-Transistor Logic MM Machine Model 14. Revision history Table 11. Revision history Document ID Release date Data sheet status Change notice Supersedes 74AHC_AHCT32_4 20080522 Product data sheet - 74AHC_AHCT32_3 Modifications: • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. • Legal texts have been adapted to the new company name where appropriate. • Table6: the conditions for input leakage current have been changed. 74AHC_AHCT32_3 20040519 Product specification - 74AHC_AHCT32_2 74AHC_AHCT32_2 19990927 Product specification - 74AHC_AHCT32_1 74AHC_AHCT32_1 19981209 Preliminary specification - - 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 12 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate 15. Legal information 15.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term ‘short data sheet’ is explained in section “Definitions”. [3] Theproductstatusofdevice(s)describedinthisdocumentmayhavechangedsincethisdocumentwaspublishedandmaydifferincaseofmultipledevices.Thelatestproductstatus information is available on the Internet at URLhttp://www.nexperia.com. 15.2 Definitions malfunction of a Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia accepts no liability for inclusion and/or use of Draft —The document is a draft version only. The content is still under Nexperia products in such equipment or applications and internal review and subject to formal approval, which may result in therefore such inclusion and/or use is at the customer’s own risk. modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of Applications —Applications that are described herein for any of these informationincludedhereinandshallhavenoliabilityfortheconsequencesof products are for illustrative purposes only. Nexperia makes no use of such information. representation or warranty that such applications will be suitable for the specified use without further testing or modification. Short data sheet —A short data sheet is an extract from a full data sheet withthesameproducttypenumber(s)andtitle.Ashortdatasheetisintended Limiting values —Stress above one or more limiting values (as defined in forquickreferenceonlyandshouldnotbereliedupontocontaindetailedand theAbsoluteMaximumRatingsSystemofIEC60134)maycausepermanent full information. For detailed and full information see the relevant full data damagetothedevice.Limitingvaluesarestressratingsonlyandoperationof sheet, which is available on request via the local Nexperia sales the device at these or any other conditions above those given in the office. In case of any inconsistency or conflict with the short data sheet, the Characteristics sections of this document is not implied. Exposure to limiting full data sheet shall prevail. values for extended periods may affect device reliability. Terms and conditions of sale —Nexperia products are sold 15.3 Disclaimers subjecttothegeneraltermsandconditionsofcommercialsale,aspublished athttp://www.nexperia.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless General —Information in this document is believed to be accurate and explicitly otherwise agreed to in writing by Nexperia. In case of reliable.However,Nexperiadoesnotgiveanyrepresentationsor any inconsistency or conflict between information in this document and such warranties,expressedorimplied,astotheaccuracyorcompletenessofsuch terms and conditions, the latter will prevail. information and shall have no liability for the consequences of use of such No offer to sell or license —Nothing in this document may be interpreted information. or construed as an offer to sell products that is open for acceptance or the Right to make changes —Nexperiareservestherighttomake grant,conveyanceorimplicationofanylicenseunderanycopyrights,patents changes to information published in this document, including without or other industrial or intellectual property rights. limitation specifications and product descriptions, at any time and without notice.Thisdocumentsupersedesandreplacesallinformationsuppliedprior to the publication hereof. 15.4 Trademarks Suitability for use —Nexperia products are not designed, Notice:Allreferencedbrands,productnames,servicenamesandtrademarks authorized or warranted to be suitable for use in medical, military, aircraft, are the property of their respective owners. space or life support equipment, nor in applications where failure or 16. Contact information For more information, please visit:http://www.nexperia.com For sales office addresses, please send an email to:salesaddresses@nexperia.com 74AHC_AHCT32_4 © Nexperia B.V. 2017. All rights reserved Product data sheet Rev. 04 — 22 May 2008 13 of 14

74AHC32; 74AHCT32 Nexperia Quad 2-input OR gate 17. Contents 1 General description. . . . . . . . . . . . . . . . . . . . . . 1 2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 3 Ordering information. . . . . . . . . . . . . . . . . . . . . 1 4 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 5 Pinning information. . . . . . . . . . . . . . . . . . . . . . 3 5.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 5.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3 6 Functional description . . . . . . . . . . . . . . . . . . . 4 7 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4 8 Recommended operating conditions. . . . . . . . 4 9 Static characteristics. . . . . . . . . . . . . . . . . . . . . 5 10 Dynamic characteristics . . . . . . . . . . . . . . . . . . 6 11 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 12 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9 13 Abbreviations. . . . . . . . . . . . . . . . . . . . . . . . . . 12 14 Revision history. . . . . . . . . . . . . . . . . . . . . . . . 12 15 Legal information. . . . . . . . . . . . . . . . . . . . . . . 13 15.1 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 13 15.2 Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 15.3 Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 13 15.4 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 13 16 Contact information. . . . . . . . . . . . . . . . . . . . . 13 17 Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 © Nexperia B.V. 2017. All rights reserved For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 22 May 2008